<div dir="ltr"><div class="gmail_quote"><br><br><br>
<div bgcolor="#FFFFFF" text="#000000">
<br>
<div>
<div><img src="cid:part1.04020606.00080005@cenapad.unicamp.br" alt="" width="812" height="195">
<div><br>
<div>Para mais informacoes,
programa, agenda e inscricoes, acessar: <a href="https://indico.ncc.unesp.br/event/20/" target="_blank"></a><a href="https://indico.ncc.unesp.br/event/20/" target="_blank">https://indico.ncc.unesp.br/event/20/</a><br>
<p><br>
</p>
<p>The Intel Xeon Phi coprocessor, the first product of
Intel’s Many Integrated Core (MIC) Architecture, is a new
accelerator technology developed by Intel to enable
performance gains for highly parallel computing workloads.
It possesses several interesting and appealing features,
including the ability to use familiar programming models
such as OpenMP and MPI.</p>
<p>The series of workshops on Parallel Programming and
Optimization, offered by <em>Universidade Estadual
Paulista</em> (UNESP) in partnership with <em>Intel
Software do Brasil</em>, aims to provide a
comprehensive, practical introduction to parallel
programming and optimization techniques based on open
standards and frameworks in order to fully utilize the
scaling capabilities of Intel Xeon processor-based
systems. It has been conceived with a special focus on the
active participation of the attendees.</p>
<p>The first day provides a general introduction to the
Intel Xeon Phi coprocessor. Participants will learn about
the architecture, software infrastructure, supported
programming models, and OpenMP and MPI programming and
analysis.</p>
<p>The second day builds on information learned during the
first day and provides practical coverage with
hands-on activities. Participants will work on predefined
sets of exercises that address a wide range of aspects
aimed to help them get more familiar with the Intel Xeon
Phi coprocessor architecture.</p>
</div>
</div>
</div>
</div>
</div>
<br><br></div><br></div>